## HW5.5. Critical Path

Feel free to check out the guide that we have prepared to help you in this problem.

Consider the following circuit:



Assume the following:

The not gate has a delay of 1 ns.

The adder block has a delay of 10 ns.

The multiplier block has a delay of 15 ns.

The registers have clk-to-q delays of 2 ns each, a setup time of 5 ns. Both registers have the same hold time.

At time 0, we trigger a positive edge of the clock (For now, assume no setup or hold time violations occur).

For each wire, determine the following delays relative to the positive edge of the clock: (input only the number, don't include the units)



As a reminder for the following questions, a circuit must fulfill the following conditions in order to exhibit consistently correct behavior:

 $t_{
m clk-to-q} + t_{
m shortest-combinational-path} \ge t_{
m hold}$   $t_{
m clk-to-q} + t_{
m longest-combinational-path} + t_{
m setup} \le t_{
m clk-period}$ 

Q1.7: What is the maximum hold time for our registers in order for the circuit to have well-defined behavior?

Hint: All paths (between flipflops) must satisfy the hold time inequality for the entire system to work properly.





Q1.8: What is the largest combinational logic delay of this circuit? Note that register clk-toq isn't considered part of the combinational logic delay Hint: Consider all valid paths (between flipflops) in the entire system then pick the longest one. ? integer Q1.9: What is the shortest possible clock period that we could use in order for the circuit to have well-defined behavior? Note that we need to ensure that the inputs to both registers are stable within the register setup time window before the next positive edge of the clock happens. Hint: Your answer in the previous question will be relevant for this one. ? integer Save & Grade 20 attempts left Save only Additional attempts available with new variants ?